• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • 产品
  • 解决方案
  • 支持与培训
  • 公司

Cadence.AI

  • Millennium Platform

    AI-driven digital twin supercomputer

  • Cadence Cerebrus AI Studio

    Multi-block, multi-user SoC design platform

  • Optimality Intelligent System Explorer

    AI-driven Multiphysics analysis

  • Verisium Verification Platform

    AI-driven verification platform

  • Allegro X AI

    AI-driven PCB Design

  • Tensilica AI Platform

    On-device AI IP

IC 设计和验证

  • Virtuoso Studio

    Analog and custom IC design

  • Spectre 仿真

    Analog and mixed-signal SoC verification

  • Innovus+ Platform

    Synthesis and implementation for advanced nodes

  • Xcelium Logic Simulation

    IP and SoC design verification

  • Silicon Solutions

    Protocol IP and Compute IP, including Tensilica IP

  • Palladium 和 Protium

    Emulation and prototyping platforms

System Design & Analysis

  • Allegro X Design Platform

    System and PCB design platform

  • Allegro X Adv Package Designer Platform

    IC packaging design and analysis platform

  • Sigrity X Platform

    Signal and power integrity analysis platform

  • AWR Design Environment Platform

    RF and microwave development platform

  • Cadence Reality Digital Twin Platform

    Data center design and management platform

  • Fidelity CFD Platform

    Computational fluid dynamics platform

  • All Digital Design and Signoff Products

  • All PCB Design Products

  • All Verification Products

  • All Molecular Simulation Products

  • All Cadence Cloud Services and Solutions

  • All Products (A-Z)

  • All Analog IC Design Products

  • All 3D-IC Design Products

  • All 3D Electromagnetic Analysis Products

  • All Thermal Analysis Products

产业方案

  • 5G系统与子系统
  • 航空航天和防御
  • 汽车电子解决方案
  • Data Center Solutions
  • 超大规模计算
  • 生命科学

Services

  • Services Overview

技术方案

  • Artificial Intelligence
  • 3D-IC设计
  • Advanced Node
  • Arm-Based Solutions
  • Cloud 解决方案
  • Computational Fluid Dynamics
  • Functional Safety
  • 低功耗设计
  • 混合信号设计
  • Molecular Simulation
  • Multiphysics System Analysis
  • Photonics
  • 射频/微波
Designed with Cadence See how our customers create innovative products with Cadence
Explore Cadence Cloud Now Explore Cadence Cloud Now

技术支持

  • 技术支持流程
  • 线上技术支持
  • 软件下载
  • 计算平台支持
  • 售后支持联络
  • 技术论坛
  • OnCloud Help Center
  • Doc Assistant

培训

  • Computational Fluid Dynamics
  • 定制IC/模拟/设计
  • Digital Design and Signoff
  • IC封装
  • 设计语言及方法学
  • Mixed-Signal Design Modeling, Simulation, and Verification
  • Onboarding Curricula
  • PCB设计
  • Reality DC
  • 系统设计与验证
  • Tech Domain Certification Programs
  • Tensilica处理器IP
Link for support software downloads Stay up to date with the latest software
Cadence award-winning online support available 24/7
Connect with expert users in our Community Forums

公司介绍

  • 关于我们
  • 成功合作
  • 投资者关系
  • 管理团队
  • Computational Software
  • Alliances
  • Channel Partners
  • Technology Partners
  • 公司社会责任
  • Cadence大学计划
  • Intelligent System Design

企业文化与职业

  • Cadence文化与多样性
  • 招贤纳士
  • One Team

媒体中心

  • 会议活动
  • 新闻中心
  • 博客
Cadence Giving Foundation
Premier Cadence Events

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  • 产品

    • Products

      Cadence.AI

      • Millennium Platform

        AI-driven digital twin supercomputer

      • Cadence Cerebrus AI Studio

        Multi-block, multi-user SoC design platform

      • Optimality Intelligent System Explorer

        AI-driven Multiphysics analysis

      • Verisium Verification Platform

        AI-driven verification platform

      • Allegro X AI

        AI-driven PCB Design

      • Tensilica AI Platform

        On-device AI IP

    • Products

      IC 设计和验证

      • Virtuoso Studio

        Analog and custom IC design

      • Spectre 仿真

        Analog and mixed-signal SoC verification

      • Innovus+ Platform

        Synthesis and implementation for advanced nodes

      • Xcelium Logic Simulation

        IP and SoC design verification

      • Silicon Solutions

        Protocol IP and Compute IP, including Tensilica IP

      • Palladium 和 Protium

        Emulation and prototyping platforms

    • Products

      System Design & Analysis

      • Allegro X Design Platform

        System and PCB design platform

      • Allegro X Adv Package Designer Platform

        IC packaging design and analysis platform

      • Sigrity X Platform

        Signal and power integrity analysis platform

      • AWR Design Environment Platform

        RF and microwave development platform

      • Cadence Reality Digital Twin Platform

        Data center design and management platform

      • Fidelity CFD Platform

        Computational fluid dynamics platform

    • All Digital Design and Signoff Products
    • All PCB Design Products
    • All Verification Products
    • All Molecular Simulation Products
    • All Cadence Cloud Services and Solutions
    • All Products (A-Z)
    • All Analog IC Design Products
    • All 3D-IC Design Products
    • All 3D Electromagnetic Analysis Products
    • All Thermal Analysis Products
  • 解决方案

    产业方案

    • 5G系统与子系统

    • 航空航天与防御

    • 汽车电子解决方案

    • Data Center Solutions

    • 超大规模计算

    • 生命科学

    Services

    • Services Overview

    技术方案

    • Artificial Intelligence

    • 3D-IC设计

    • Advanced Node

    • Arm-Based Solutions

    • Cloud 解决方案

    • Computational Fluid Dynamics

    • Functional Safety

    • 低功耗设计

    • 混合信号设计

    • Molecular Simulation

    • Multiphysics System Analysis

    • Photonics

    • 射频/微波

    Designed with Cadence See how our customers create innovative products with Cadence
    Explore Cadence Cloud Now Explore Cadence Cloud Now
  • 支持与培训

    技术支持

    • 技术支持流程

    • 线上技术支持

    • 软件下载

    • 计算平台支持

    • 售后支持联络

    • 技术论坛

    • OnCloud Help Center

    • Doc Assistant

    培训

    • Computational Fluid Dynamics

    • 定制IC/模拟/设计

    • Digital Design and Signoff

    • IC封装

    • 设计语言及方法学

    • Mixed-Signal Design Modeling, Simulation, and Verification

    • Onboarding Curricula

    • PCB设计

    • Reality DC

    • 系统设计与验证

    • Tech Domain Certification Programs

    • Tensilica处理器IP

    Link for support software downloads Stay up to date with the latest software
    Cadence award-winning online support available 24/7
    Connect with expert users in our Community Forums
  • 公司

    公司介绍

    • 关于我们

    • 成功合作

    • 投资者关系

    • 管理团队

    • Computational Software

    • Alliances

    • Channel Partners

    • Technology Partners

    • 公司社会责任

    • Cadence大学计划

    • Intelligent System Design

    企业文化与职业

    • Cadence文化与多样性

    • 招贤纳士

    • One Team

    媒体中心

    • 会议活动

    • 新闻中心

    • 博客

    Cadence Giving Foundation
    Premier Cadence Events

Pegasus Verification System

Cloud-ready physical signoff solution

Read Datasheet Read Technical Brief
  • Overview
  • Videos
  • News and Blogs
  • Customers
  • Support and Training

The Pegasus system provides a massively parallel architecture. It is the first solution to combine a pipelined infrastructure with stream processing delivering near-linear scalability across 100s of CPUs. The Pegasus system’s gigascale technology enables full-chip signoff DRC in just a few hours versus days. As many designs continue to grow in complexity, the Pegasus system can scale to meet customers’ stringent time-to-market requirements.

 

Key Benefits

  • Flexible cloud-ready platform provides elastic and flexible compute environment
  • Massively parallel architecture provides unprecedented speed and capacity
  • Gigascale processing dramatically reduces full-chip physical verification runtimes
  • Near-linear scalability across 100s of CPUs enables predictable runtimes
  • Efficient use of CPU resources regardless of machine configuration and physical location
  • Low transition cost using existing foundry-certified rule decks
  • Native compatibility with Virtuoso® custom and the Innovus™ Implementation System platforms

 

With the exponential increase in design rule check (DRC) complexity at advanced nodes, existing DRC solutions haven’t been able to support the turnaround requirements needed to ensure design schedules are met. Current DRC turnaround time takes several days using 64 CPUs, which is the optimal configuration for existing tools. Adding more CPUs does not improve the turnaround time because of the poor scalability of the current tools. At advanced nodes, DRC signoff cannot be run overnight, and even breaking up the deck and running sub-decks in parallel cannot meet the overnight runtime that critical projects need.

The Cadence® Pegasus™ Verification System is a cloud-ready physical verification signoff solution, which enables engineers to deliver advanced-node integrated circuits (ICs) to market faster. The groundbreaking technology delivers up to 10X improved performance on DRC runs and reduces turnaround time from days to hours. The Pegasus system’s innovative architecture and native cloud processing provides an elastic and flexible computing environment. Customers can now achieve complete full-chip signoff DRC on advanced-node designs in a matter of hours, helping designers deliver products to market faster, or easily run multiple DRC signoff iterations, if needed, at the time of tapeout.

Graph showing predictable DRC run times with near-linear scalability
Using the Pegasus system, jobs that previously ran for days can be completed in just a few hours, and offer predictable DRC run times with near-linear scalability
Datasheet
Pegasus Verification System: Cloud-Ready, Massively Parallel Physical Signoff

The Cadence Pegasus Verification System is a cloud-ready physical verification signoff solution that enables engineers to deliver advanced-node integrated circuits (ICs) to market faster.

READ MORE
Document
Timing-Aware Design Flow Using Hierarchical Metal Fill Database

Cadence provides a metal-fill-aware physical design environment that integrates Pegasus Verification System and Quantus Extraction Solution within the Innovus Implementation System.

Read More

Contact Us

TRAINING COURSES

The ENICS SoC Lab at Bar Ilan University tapedout the Israeli HiPer Consortium 16nm chip​ using Pegasus Verification System

The Pegasus Verification System lifts designs out of DRC bottlenecks with scalability, flexibility, and functionality for all kinds of flows.

  • Related Products
    • Assura Physical Verification
    • Innovus Implementation System<sub></sub>
    • Pegasus Design Review Environment
    • Quantus Extraction Solution
    • iPegasus Verification System for Virtuoso Studio
    • [REDIRECT] Virtuoso Integrated Physical Verification System
    • Virtuoso Layout Suite
    • [REDIRECT] Voltus-Fi Custom Power Integrity Solution
Videos

Let Your DRC Fly with the Pegasus Verification System

Pegasus Verification System – Let Your DRC Fly!

Microsemi Benefits by Using Pegasus Verification System on Advanced-Node Designs

News ReleasesVIEW ALL
  • Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications 06/12/2024

  • Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design 04/24/2024

  • Cadence 签核解决方案助力 Samsung Foundry 的 5G 网络 SoC 设计取得新突破 11/30/2023

  • Cadence 宣布推出业界首款可自动识别并解决EM-IR超标问题的生成式 AI 技术产品 Voltus InsightAI 11/02/2023

  • Cadence 数字和定制/模拟设计流程获得 Samsung Foundry SF2 和 SF3 工艺技术认证 06/28/2023

Blogs VIEW ALL
Customers

As technology nodes advance, Microsemi is leveraging the Cadence Pegasus Verification System to shorten our time to tapeout. Its near-linear scalability can enable us to scale full-chip DRC runs to hundreds of CPUs for short periods and achieve up to 10 times the speedup...

Scott Barrick, Senior Manager of Advanced Engineering Services, Microsemi Corporation

Read More or View All Customers

Training and Support

Need Help?

Training

The Training Learning Maps help you get a comprehensive visual overview of learning opportunities.
Training News - Subscribe

Browse training

Online Support

The Cadence Online Support (COS) system fields our entire library of accessible materials for self-study and step-by-step instruction.

Request Support

Technical Forums

Find community on the technical forums to discuss and elaborate on your design ideas.


Find Answers in cadence technical forums
Fortune best 100 companies to work for 2024 logo

A Great Place to Do Great Work!

Tenth year on the FORTUNE 100 list

Wall Street Journal Best Managed Companies

The Wall Street Journal

Best Managed Companies

Our Culture Join The Team

关注Cadence官方微信

We Chat QR Code

产品 产品

  • 定制 IC /模拟/ RF 设计
  • 数字设计与Signoff
  • IC 封装设计与分析
  • Silicon Solutions
  • PCB 设计与分析
  • 系统分析
  • 系统设计与验证
  • 所有产品

公司 公司

  • 关于我们
  • 管理团队
  • 投资者关系
  • 产业联盟
  • Technology Partners
  • 就业机会
  • Cadence 学术网
  • Supplier
  • Channel Partners

媒体中心 媒体中心

  • Events
  • 新闻中心
  • Cadence 设计
  • 博客
  • 论坛
  • Glossary
  • Resources

联系我们 联系我们

  • 客户支持
  • 媒体中心
  • 全球办公室查找
  • Information Security

Sign up to receive the latest Cadence news

Thank you for subscribing. You will get an email to confirm your subscription.

关注Cadence官方微信

We Chat QR Code

关注Cadence官方微信

We Chat QR Code
China (CN)
  • China
    CN
  • English
    US
  • 日本語
    Japan
  • 한국어
    Korea

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • 沪ICP备18027754号-1
  • Terms of Use
  • Privacy
  • US Trademarks

© 2025 Cadence Design Systems, Inc. All Rights Reserved.