• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • 产品
  • 解决方案
  • 支持与培训
  • 公司

Cadence.AI

  • Millennium Platform

    AI-driven digital twin supercomputer

  • Cadence Cerebrus AI Studio

    Multi-block, multi-user SoC design platform

  • Optimality Intelligent System Explorer

    AI-driven Multiphysics analysis

  • Verisium Verification Platform

    AI-driven verification platform

  • Allegro X AI

    AI-driven PCB Design

  • Tensilica AI Platform

    On-device AI IP

IC 设计和验证

  • Virtuoso Studio

    Analog and custom IC design

  • Spectre 仿真

    Analog and mixed-signal SoC verification

  • Innovus+ Platform

    Synthesis and implementation for advanced nodes

  • Xcelium Logic Simulation

    IP and SoC design verification

  • Silicon Solutions

    Protocol IP and Compute IP, including Tensilica IP

  • Palladium 和 Protium

    Emulation and prototyping platforms

System Design & Analysis

  • Allegro X Design Platform

    System and PCB design platform

  • Allegro X Adv Package Designer Platform

    IC packaging design and analysis platform

  • Sigrity X Platform

    Signal and power integrity analysis platform

  • AWR Design Environment Platform

    RF and microwave development platform

  • Cadence Reality Digital Twin Platform

    Data center design and management platform

  • Fidelity CFD Platform

    Computational fluid dynamics platform

  • All Digital Design and Signoff Products

  • All PCB Design Products

  • All Verification Products

  • All Molecular Simulation Products

  • All Cadence Cloud Services and Solutions

  • All Products (A-Z)

  • All Analog IC Design Products

  • All 3D-IC Design Products

  • All 3D Electromagnetic Analysis Products

  • All Thermal Analysis Products

产业方案

  • 5G系统与子系统
  • 航空航天和防御
  • 汽车电子解决方案
  • Data Center Solutions
  • 超大规模计算
  • 生命科学

Services

  • Services Overview

技术方案

  • Artificial Intelligence
  • 3D-IC设计
  • Advanced Node
  • Arm-Based Solutions
  • Cloud 解决方案
  • Computational Fluid Dynamics
  • Functional Safety
  • 低功耗设计
  • 混合信号设计
  • Molecular Simulation
  • Multiphysics System Analysis
  • Photonics
  • 射频/微波
Designed with Cadence See how our customers create innovative products with Cadence
Explore Cadence Cloud Now Explore Cadence Cloud Now

技术支持

  • 技术支持流程
  • 线上技术支持
  • 软件下载
  • 计算平台支持
  • 售后支持联络
  • 技术论坛
  • OnCloud Help Center
  • Doc Assistant

培训

  • Computational Fluid Dynamics
  • 定制IC/模拟/设计
  • Digital Design and Signoff
  • IC封装
  • 设计语言及方法学
  • Mixed-Signal Design Modeling, Simulation, and Verification
  • Onboarding Curricula
  • PCB设计
  • Reality DC
  • 系统设计与验证
  • Tech Domain Certification Programs
  • Tensilica处理器IP
Link for support software downloads Stay up to date with the latest software
Cadence award-winning online support available 24/7
Connect with expert users in our Community Forums

公司介绍

  • 关于我们
  • 成功合作
  • 投资者关系
  • 管理团队
  • Computational Software
  • Alliances
  • Channel Partners
  • Technology Partners
  • 公司社会责任
  • Cadence大学计划
  • Intelligent System Design

企业文化与职业

  • Cadence文化与多样性
  • 招贤纳士
  • One Team

媒体中心

  • 会议活动
  • 新闻中心
  • 博客
Cadence Giving Foundation
Premier Cadence Events

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  • 产品

    • Products

      Cadence.AI

      • Millennium Platform

        AI-driven digital twin supercomputer

      • Cadence Cerebrus AI Studio

        Multi-block, multi-user SoC design platform

      • Optimality Intelligent System Explorer

        AI-driven Multiphysics analysis

      • Verisium Verification Platform

        AI-driven verification platform

      • Allegro X AI

        AI-driven PCB Design

      • Tensilica AI Platform

        On-device AI IP

    • Products

      IC 设计和验证

      • Virtuoso Studio

        Analog and custom IC design

      • Spectre 仿真

        Analog and mixed-signal SoC verification

      • Innovus+ Platform

        Synthesis and implementation for advanced nodes

      • Xcelium Logic Simulation

        IP and SoC design verification

      • Silicon Solutions

        Protocol IP and Compute IP, including Tensilica IP

      • Palladium 和 Protium

        Emulation and prototyping platforms

    • Products

      System Design & Analysis

      • Allegro X Design Platform

        System and PCB design platform

      • Allegro X Adv Package Designer Platform

        IC packaging design and analysis platform

      • Sigrity X Platform

        Signal and power integrity analysis platform

      • AWR Design Environment Platform

        RF and microwave development platform

      • Cadence Reality Digital Twin Platform

        Data center design and management platform

      • Fidelity CFD Platform

        Computational fluid dynamics platform

    • All Digital Design and Signoff Products
    • All PCB Design Products
    • All Verification Products
    • All Molecular Simulation Products
    • All Cadence Cloud Services and Solutions
    • All Products (A-Z)
    • All Analog IC Design Products
    • All 3D-IC Design Products
    • All 3D Electromagnetic Analysis Products
    • All Thermal Analysis Products
  • 解决方案

    产业方案

    • 5G系统与子系统

    • 航空航天与防御

    • 汽车电子解决方案

    • Data Center Solutions

    • 超大规模计算

    • 生命科学

    Services

    • Services Overview

    技术方案

    • Artificial Intelligence

    • 3D-IC设计

    • Advanced Node

    • Arm-Based Solutions

    • Cloud 解决方案

    • Computational Fluid Dynamics

    • Functional Safety

    • 低功耗设计

    • 混合信号设计

    • Molecular Simulation

    • Multiphysics System Analysis

    • Photonics

    • 射频/微波

    Designed with Cadence See how our customers create innovative products with Cadence
    Explore Cadence Cloud Now Explore Cadence Cloud Now
  • 支持与培训

    技术支持

    • 技术支持流程

    • 线上技术支持

    • 软件下载

    • 计算平台支持

    • 售后支持联络

    • 技术论坛

    • OnCloud Help Center

    • Doc Assistant

    培训

    • Computational Fluid Dynamics

    • 定制IC/模拟/设计

    • Digital Design and Signoff

    • IC封装

    • 设计语言及方法学

    • Mixed-Signal Design Modeling, Simulation, and Verification

    • Onboarding Curricula

    • PCB设计

    • Reality DC

    • 系统设计与验证

    • Tech Domain Certification Programs

    • Tensilica处理器IP

    Link for support software downloads Stay up to date with the latest software
    Cadence award-winning online support available 24/7
    Connect with expert users in our Community Forums
  • 公司

    公司介绍

    • 关于我们

    • 成功合作

    • 投资者关系

    • 管理团队

    • Computational Software

    • Alliances

    • Channel Partners

    • Technology Partners

    • 公司社会责任

    • Cadence大学计划

    • Intelligent System Design

    企业文化与职业

    • Cadence文化与多样性

    • 招贤纳士

    • One Team

    媒体中心

    • 会议活动

    • 新闻中心

    • 博客

    Cadence Giving Foundation
    Premier Cadence Events

  • 主页
  •   :  
  • 关于我们
  •   :  
  • Newsroom
  •   :  
  • News Releases
  •   :  
  • 2024
  •   :  
  • Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design

Cadence and TSMC Collaborate on Wide-Ranging Innovations to Transform System and Semiconductor Design

24 Apr 2024

Highlights:

  • Cadence’s best-in-class Integrity 3D-IC platform supercharged with new features
  • Revolutionary AI-driven digital and custom/analog full flows and optimized for TSMC 2nm process technologies
  • Comprehensive IP portfolio for TSMC’s advanced nodes, new solver certifications and key advancements in photonics enable next-generation semiconductor design innovations

 

SAN JOSE, Calif.— Cadence Design Systems, Inc. (Nasdaq: CDNS) and TSMC have extended their longstanding collaboration by announcing a broad range of innovative technology advancements to accelerate design, including developments ranging from 3D-IC and advanced process nodes to design IP and photonics. This collaboration significantly advances system and semiconductor design for AI, automotive, aerospace, hyperscale and mobile applications and has resulted in the following recent technology achievements:

  • Cadence collaborates with TSMC to infuse the Integrity™ 3D-IC platform with new features and functionality: The Cadence Integrity 3D-IC platform, the industry’s comprehensive solution certified for all the latest TSMC 3DFabric™ offerings, now supports a hierarchical 3Dblox specification developed to integrate multiple chiplets into hierarchies for reuse and modular design. It also includes new features developed to ease chiplet assembly and design, and an automated alignment markers insertion flow to accelerate the design and assembly of stacked chiplets on different interposers and packages.
  • Cadence’s digital solutions are certified for TSMC N2 design flow, including Innovus™ Implementation System, Quantus™ Extraction Solution, Quantus Field Solver, Tempus™ Timing Signoff and ECO Solution, Pegasus™ Verification System, Liberate™ characterization, and the Voltus™ IC Power Integrity Solution. The Genus™ Synthesis Solution is also enabled for N2 technology. Cadence and TSMC are collaborating on AI-driven Cadence solutions to enable an AI-assisted design flow for productivity and optimization of PPA results.
  • The Cadence Custom/Analog Design Flow is fully certified for TSMC’s latest N2 Process Design Kit (PDK): Cadence custom tools optimized for TSMC N2 PDKs include Virtuoso® Schematic Editor for design capturing and the Virtuoso ADE Suite for analysis, which are both part of Virtuoso Studio, and the integrated Spectre® Simulator. All have been enhanced for managing corner simulations, statistical analyses, design centering, and circuit optimization, which are now common with advanced nodes. Virtuoso Studio has also been augmented to support front-to-back process migration from schematic mapping to optimized design specifications to full-layout place-and-route automation. The Virtuoso Studio and Spectre Simulation platforms, including Spectre X, Spectre XPS and the Spectre RF Option, have achieved the latest TSMC N2 certifications.
  • Cadence and TSMC have worked closely together to release a Virtuoso Studio N16 to N6 RF migration reference flow to substantially reduce turnaround time: Purposed-based instance mapping rapidly retargets schematics, while EMX® Planar 3D Solver provides inductor synthesis and EM extraction for nets and components during the design phase. The Virtuoso ADE Suite provides design optimization using Spectre Simulation’s RF analysis capabilities, and Virtuoso Studio Layout tools accelerate the reuse and reimplementation of RF layouts while preserving design intent.
  • Cadence announces the availability of a comprehensive portfolio of industry-leading IP cores for TSMC’s N3 process, including:
    • Cadence’s IP for UCIe™ on TSMC N3 is available in both advanced and standard package options. Cadence also offers IP for UCIe on multiple processes and configurations to enable a comprehensive solution for die-to-die (D2D) interconnect for its customers.
    • The Cadence memory interface IP portfolio (DDR5, LPDDR5 and GDDR6) is silicon-proven with best-in-class system margins and a PPA-optimized architecture that is ready to enable next-generation enterprise, high-performance computing and AI applications.
    • Cadence’s IP for PCIe® 5.0/CXL2.0 and PCIe 6.0/CXL3.0 on TSMC N3 are designed to provide the highest link throughput and utilization while operating with low latency, providing customers with SoC design excellence.
  • The Cadence EMX 3D Planar Solver has received certification for TSMC’s N5 process technology: This certification enables joint customers to seamlessly integrate the EMX Solver into their advanced-node IC design flow, allowing for highly accurate EM analysis that can overcome the challenges of EM crosstalk and parasitics. Additionally, certification for N2 and N3 process technology is well underway.
  • Cadence unveils a new silicon photonics flow to support TSMC’s Compact Universal Photonic Engine (COUPE) technology: Cadence and TSMC collaborate to develop a design flow for the COUPE 3D photonics process that features the Cadence Integrity 3D-IC platform. The TSMC COUPE technology enables the heterogeneous integration of photonics ICs with electrical ICs while minimizing coupling losses. The developing design flow from Cadence will support TSMC’s COUPE technology and includes the Cadence Spectre X Simulator, Virtuoso Studio, EMX 3D Planar Solver and Pegasus Verification System, enabling joint customers to meet the most demanding system requirements and pave the way for high-performance computing applications.

“We have a distinguished track record collaborating with TSMC to deliver a broad set of innovations across EDA, packaging and IP to accelerate system and semiconductor design and enable customers to achieve aggressive time-to-market goals,” said Chin-Chi Teng, SVP and GM, R&D, Cadence. “These new certified design flows and standardized solutions allow customers to confidently design for TSMC advanced nodes and usher in improved design efficiency and technological advancements.”

“TSMC works closely with Cadence to accelerate customer innovation by providing high-quality design tools certified for use with our most advanced processes,” said Dan Kochpatcharin, Head of the Design Infrastructure Management Division at TSMC. “Through our longstanding collaboration, we’re able to deliver greater value for the most advanced SoC designs, benefiting from the significant power and performance boost afforded by our latest technology innovations.”

About Cadence

Cadence is a pivotal leader in electronic design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For 10 years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

© 2024 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. Universal Chiplet Interconnect Express and UCIe are trademarks of the UCIe Consortium. PCI Express and PCIe are registered trademarks of PCI-SIG. All other trademarks are the property of their respective owners.

Category: Featured

Cadence Newsroom

408-944-7039

newsroom@cadence.com

Source: Cadence Design Systems, Inc.

Media Contacts

For more information, please contact:

Cadence Newsroom

408.944.7039

newsroom@cadence.com

Fortune best 100 companies to work for 2024 logo

A Great Place to Do Great Work!

Tenth year on the FORTUNE 100 list

Wall Street Journal Best Managed Companies

The Wall Street Journal

Best Managed Companies

Our Culture Join The Team

关注Cadence官方微信

We Chat QR Code

产品 产品

  • 定制 IC /模拟/ RF 设计
  • 数字设计与Signoff
  • IC 封装设计与分析
  • Silicon Solutions
  • PCB 设计与分析
  • 系统分析
  • 系统设计与验证
  • 所有产品

公司 公司

  • 关于我们
  • 管理团队
  • 投资者关系
  • 产业联盟
  • Technology Partners
  • 就业机会
  • Cadence 学术网
  • Supplier
  • Channel Partners

媒体中心 媒体中心

  • Events
  • 新闻中心
  • Cadence 设计
  • 博客
  • 论坛
  • Glossary
  • Resources

联系我们 联系我们

  • 客户支持
  • 媒体中心
  • 全球办公室查找
  • Information Security

Sign up to receive the latest Cadence news

Thank you for subscribing. You will get an email to confirm your subscription.

关注Cadence官方微信

We Chat QR Code

关注Cadence官方微信

We Chat QR Code
China (CN)
  • China
    CN
  • English
    US
  • 日本語
    Japan
  • 한국어
    Korea

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • 沪ICP备18027754号-1
  • Terms of Use
  • Privacy
  • US Trademarks

© 2025 Cadence Design Systems, Inc. All Rights Reserved.