• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • 产品
  • 解决方案
  • 支持与培训
  • 公司

Cadence.AI

  • Millennium Platform

    AI-driven digital twin supercomputer

  • Cadence Cerebrus AI Studio

    Multi-block, multi-user SoC design platform

  • Optimality Intelligent System Explorer

    AI-driven Multiphysics analysis

  • Verisium Verification Platform

    AI-driven verification platform

  • Allegro X AI

    AI-driven PCB Design

  • Tensilica AI Platform

    On-device AI IP

IC 设计和验证

  • Virtuoso Studio

    Analog and custom IC design

  • Spectre 仿真

    Analog and mixed-signal SoC verification

  • Innovus+ Platform

    Synthesis and implementation for advanced nodes

  • Xcelium Logic Simulation

    IP and SoC design verification

  • Silicon Solutions

    Protocol IP and Compute IP, including Tensilica IP

  • Palladium 和 Protium

    Emulation and prototyping platforms

System Design & Analysis

  • Allegro X Design Platform

    System and PCB design platform

  • Allegro X Adv Package Designer Platform

    IC packaging design and analysis platform

  • Sigrity X Platform

    Signal and power integrity analysis platform

  • AWR Design Environment Platform

    RF and microwave development platform

  • Cadence Reality Digital Twin Platform

    Data center design and management platform

  • Fidelity CFD Platform

    Computational fluid dynamics platform

  • All Digital Design and Signoff Products

  • All PCB Design Products

  • All Verification Products

  • All Molecular Simulation Products

  • All Cadence Cloud Services and Solutions

  • All Products (A-Z)

  • All Analog IC Design Products

  • All 3D-IC Design Products

  • All 3D Electromagnetic Analysis Products

  • All Thermal Analysis Products

产业方案

  • 5G系统与子系统
  • 航空航天和防御
  • 汽车电子解决方案
  • Data Center Solutions
  • 超大规模计算
  • 生命科学

Services

  • Services Overview

技术方案

  • Artificial Intelligence
  • 3D-IC设计
  • Advanced Node
  • Arm-Based Solutions
  • Cloud 解决方案
  • Computational Fluid Dynamics
  • Functional Safety
  • 低功耗设计
  • 混合信号设计
  • Molecular Simulation
  • Multiphysics System Analysis
  • Photonics
  • 射频/微波
Designed with Cadence See how our customers create innovative products with Cadence
Explore Cadence Cloud Now Explore Cadence Cloud Now

技术支持

  • 技术支持流程
  • 线上技术支持
  • 软件下载
  • 计算平台支持
  • 售后支持联络
  • 技术论坛
  • OnCloud Help Center
  • Doc Assistant

培训

  • Computational Fluid Dynamics
  • 定制IC/模拟/设计
  • Digital Design and Signoff
  • IC封装
  • 设计语言及方法学
  • Mixed-Signal Design Modeling, Simulation, and Verification
  • Onboarding Curricula
  • PCB设计
  • Reality DC
  • 系统设计与验证
  • Tech Domain Certification Programs
  • Tensilica处理器IP
Link for support software downloads Stay up to date with the latest software
Cadence award-winning online support available 24/7
Connect with expert users in our Community Forums

公司介绍

  • 关于我们
  • 成功合作
  • 投资者关系
  • 管理团队
  • Computational Software
  • Alliances
  • Channel Partners
  • Technology Partners
  • 公司社会责任
  • Cadence大学计划
  • Intelligent System Design

企业文化与职业

  • Cadence文化与多样性
  • 招贤纳士
  • One Team

媒体中心

  • 会议活动
  • 新闻中心
  • 博客
Cadence Giving Foundation
Premier Cadence Events

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  • 产品

    • Products

      Cadence.AI

      • Millennium Platform

        AI-driven digital twin supercomputer

      • Cadence Cerebrus AI Studio

        Multi-block, multi-user SoC design platform

      • Optimality Intelligent System Explorer

        AI-driven Multiphysics analysis

      • Verisium Verification Platform

        AI-driven verification platform

      • Allegro X AI

        AI-driven PCB Design

      • Tensilica AI Platform

        On-device AI IP

    • Products

      IC 设计和验证

      • Virtuoso Studio

        Analog and custom IC design

      • Spectre 仿真

        Analog and mixed-signal SoC verification

      • Innovus+ Platform

        Synthesis and implementation for advanced nodes

      • Xcelium Logic Simulation

        IP and SoC design verification

      • Silicon Solutions

        Protocol IP and Compute IP, including Tensilica IP

      • Palladium 和 Protium

        Emulation and prototyping platforms

    • Products

      System Design & Analysis

      • Allegro X Design Platform

        System and PCB design platform

      • Allegro X Adv Package Designer Platform

        IC packaging design and analysis platform

      • Sigrity X Platform

        Signal and power integrity analysis platform

      • AWR Design Environment Platform

        RF and microwave development platform

      • Cadence Reality Digital Twin Platform

        Data center design and management platform

      • Fidelity CFD Platform

        Computational fluid dynamics platform

    • All Digital Design and Signoff Products
    • All PCB Design Products
    • All Verification Products
    • All Molecular Simulation Products
    • All Cadence Cloud Services and Solutions
    • All Products (A-Z)
    • All Analog IC Design Products
    • All 3D-IC Design Products
    • All 3D Electromagnetic Analysis Products
    • All Thermal Analysis Products
  • 解决方案

    产业方案

    • 5G系统与子系统

    • 航空航天与防御

    • 汽车电子解决方案

    • Data Center Solutions

    • 超大规模计算

    • 生命科学

    Services

    • Services Overview

    技术方案

    • Artificial Intelligence

    • 3D-IC设计

    • Advanced Node

    • Arm-Based Solutions

    • Cloud 解决方案

    • Computational Fluid Dynamics

    • Functional Safety

    • 低功耗设计

    • 混合信号设计

    • Molecular Simulation

    • Multiphysics System Analysis

    • Photonics

    • 射频/微波

    Designed with Cadence See how our customers create innovative products with Cadence
    Explore Cadence Cloud Now Explore Cadence Cloud Now
  • 支持与培训

    技术支持

    • 技术支持流程

    • 线上技术支持

    • 软件下载

    • 计算平台支持

    • 售后支持联络

    • 技术论坛

    • OnCloud Help Center

    • Doc Assistant

    培训

    • Computational Fluid Dynamics

    • 定制IC/模拟/设计

    • Digital Design and Signoff

    • IC封装

    • 设计语言及方法学

    • Mixed-Signal Design Modeling, Simulation, and Verification

    • Onboarding Curricula

    • PCB设计

    • Reality DC

    • 系统设计与验证

    • Tech Domain Certification Programs

    • Tensilica处理器IP

    Link for support software downloads Stay up to date with the latest software
    Cadence award-winning online support available 24/7
    Connect with expert users in our Community Forums
  • 公司

    公司介绍

    • 关于我们

    • 成功合作

    • 投资者关系

    • 管理团队

    • Computational Software

    • Alliances

    • Channel Partners

    • Technology Partners

    • 公司社会责任

    • Cadence大学计划

    • Intelligent System Design

    企业文化与职业

    • Cadence文化与多样性

    • 招贤纳士

    • One Team

    媒体中心

    • 会议活动

    • 新闻中心

    • 博客

    Cadence Giving Foundation
    Premier Cadence Events

  • 主页
  •   :  
  • 关于我们
  •   :  
  • Newsroom
  •   :  
  • News Releases
  •   :  
  • 2024
  •   :  
  • Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications

Cadence and Samsung Foundry Accelerate Chip Innovation for Advanced AI and 3D-IC Applications

12 Jun 2024

Highlights:

  • Cadence.AI digital and analog tools optimized for advanced node SF2 gate-all-around (GAA), driving enhanced quality of results and accelerating circuit process node migration
  • Cadence’s best-in-class 3D-IC technology enabled for all of Samsung Foundry’s multi-die integration offerings, accelerating the design and assembly of stacked chiplets
  • Cadence’s broad IP portfolio and tools for next-generation AI designs will enable customers to achieve first-pass silicon success and accelerate time to market

SAN JOSE, Calif.— Cadence Design Systems, Inc. (Nasdaq: CDNS) today announced a broad collaboration with Samsung Foundry that includes technology advancements to accelerate design for AI and 3D-IC semiconductors, including on Samsung Foundry’s most advanced gate-all-around (GAA) nodes. The ongoing collaboration between Cadence and Samsung significantly advances system and semiconductor development for the industry’s most demanding applications, including AI, automotive, aerospace, hyperscale computing and mobile.

Through this close collaboration, Cadence and Samsung have demonstrated the following:

  • Cadence.AI enables lower leakage power and development of SF2 GAA test chips: Cadence, in close collaboration with Samsung Foundry, has leveraged the Cadence® Cerebrus Intelligent Chip Explorer and its AI technology in both DTCO and implementation to minimize leakage power on their SF2 GAA platform. Compared to the best-performing baseline flow, the Cadence.AI result achieved a more than 10% reduction in leakage power. As part of this ongoing collaboration, a mutual customer is actively involved in the development of a test chip using Cadence.AI for an SF2 design.
  • Cadence backside implementation flow certified for Samsung Foundry SF2: As a result of extensive collaboration between Cadence and Samsung Foundry, a complete Cadence backside implementation flow has been certified for the SF2 node to accelerate the development of advanced designs. The full Cadence RTL-to-GDS flow, including the Genus™ Synthesis Solution, Innovus™ Implementation System, Quantus™ Extraction Solution, Pegasus™ Verification System, Voltus™ IC Power Integrity Solution and Tempus™ Timing Signoff Solution has been enhanced to support backside implementation requirements such as backside routing, nano TSV insertion, placement and optimization, signoff parasitic extraction, timing and IR analysis, and DRC. The Cadence backside implementation flow has been validated with a successful Samsung SF2 test chip, demonstrating the flow is ready for use.
  • Cadence has collaborated with Samsung Foundry to enable solutions for Samsung Foundry’s multi-die offerings: The Cadence Integrity™ 3D-IC platform is enabled for all of Samsung’s multi-die integration offerings, and its early analysis and package awareness features are now compliant with Samsung’s 3DCODE 2.0 version. In addition, Cadence and Samsung have expanded the multi-die collaboration by enabling differentiating technologies like thermal warpage analysis using the Cadence Celsius Studio and system-level LVS with Cadence Pegasus Verification System. Cadence is also supporting Samsung with a package PDK that reduces design time with the Allegro X system. Combined with the Integrity 3D-IC platform, it optimizes the package design flow.
  • Cadence.AI’s Virtuoso Studio flow successfully deployed for analog circuit process migration: Purpose-based instance mapping in the AI-powered Virtuoso Studio provided rapid retargeting of the schematics, while circuit optimization in Virtuoso Studio’s Advanced Optimization Platform helped Samsung achieve a 10X improvement in turnaround time when migrating a 100MHz oscillator design from 14nm to 8nm. In addition, a FinFET-to-GAA analog design migration reference flow is available for joint customers, with successful experimental results.
  • Cadence mmWave RFIC design flow successfully used to tapeout 14RF circuit design: Cadence and Samsung successfully taped out a 48GHz power amplifier design, representing silicon validation of the robust, full system reference flow that leverages the Cadence EMX Designer to create passive devices with fast modeling and layout automation. Full design EM extraction with the EMX 3D Planar Solver and EM/IR analysis using Voltus XFi and Quantus ensured that the IC met aggressive metrics, Pegasus was used for signoff DRC/LVS, while AWR VSS provided a seamless environment to carry out initial system-level budgeting and post-layout verification. Mutual customers can feel confident utilizing this flow to deliver leading-edge designs to market in a timely manner.
  • Cadence Pegasus Verification System is certified for Samsung Foundry's 4nm and 3nm process technologies: Through the collaboration with Samsung Foundry, the Cadence physical verification flow is optimized to allow mutual customers using Samsung Foundry’s advanced nodes to reach signoff accuracy and runtime goals for a faster time to market. The Pegasus system is now certified across multiple advanced nodes at Samsung Foundry, which are proven and in production by customers, with simplified, all-inclusive licensing support. The Pegasus system is integrated into the AI-powered Cadence Virtuoso Studio as iPegasus to enable in-design signoff quality DRC and interactive metal fill in the layout implementation, offering up to 4X faster turnaround times.
  • Cadence IP portfolio offers comprehensive industry solutions on advanced Samsung nodes:
    • Cadence’s latest IP built on Samsung SF5A includes industry-leading PHY IP for 112G-ULR SerDes, PCIe® 6.0/5.0, UCIe™ , DDR5-8400, DDR5/4-6400 Memory and USB 2.0, offering customers complete platform solutions
    • Cadence’s PHY IP for PCIe 6.0 on Samsung SF5A has been successfully certified for PCIe 5.0 x8 compliance and demonstrated seamless interoperability with other PCIe 5.0/6.0 system and test equipment, further showcasing its PCIe solution maturity
    • Cadence is furthering its partnership with Samsung Foundry by pushing the performance envelope, designing advanced memory IP for GDDR7 on Samsung SF4X and SF2, and helping reshape the HPC/AI industry with this new memory standard.
  • Advanced verification for AI design complexity: Samsung Foundry applied Cadence’s advanced verification technologies, such as the Palladium Enterprise Emulation System, JasperC, STG, and Xcelium ML, to tackle rising AI chip complexity and achieve time-to-market requirements in SF3.

“We are honored to partner with Samsung, a true example of a chips-to-systems company, to bring this technology for our joint partners to design the next generation of intelligent systems,” said Tom Beckley, senior vice president and general manager in the Custom IC & PCB Group at Cadence. “The hyperconvergence of AI with modern accelerated compute requires a strong silicon infrastructure. With these new AI-powered, certified design flows and standardized solutions, mutual customers can confidently design for Samsung advanced nodes while achieving their design and time-to-market goals.”

“Samsung and Cadence have a close collaboration to advance technology and help our customers deliver competitive designs to the market efficiently,” said Sangyun Kim, Vice President and head of Foundry Design Technology Team at Samsung Electronics. “Our joint efforts enable customers to utilize Samsung’s latest process and technology innovations to push the limits for the most advanced AI, hyperscale computing and mobile SoC designs.”

To learn more about Cadence AI offerings, please visit: Cadence.ai.

About Cadence

Cadence is a pivotal leader in electronic systems design, building upon more than 30 years of computational software expertise. The company applies its underlying Intelligent System Design strategy to deliver software, hardware and IP that turn design concepts into reality. Cadence customers are the world’s most innovative companies, delivering extraordinary electronic products from chips to boards to systems for the most dynamic market applications, including consumer, hyperscale computing, 5G communications, automotive, mobile, aerospace, industrial and healthcare. For 10 years in a row, Fortune magazine has named Cadence one of the 100 Best Companies to Work For. Learn more at cadence.com.

© 2024 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. All other trademarks are the property of their respective owners.

Category: Featured

Cadence Newsroom

408-944-7039

newsroom@cadence.com

Source: Cadence Design Systems, Inc.

Media Contacts

For more information, please contact:

Cadence Newsroom

408.944.7039

newsroom@cadence.com

Fortune best 100 companies to work for 2024 logo

A Great Place to Do Great Work!

Tenth year on the FORTUNE 100 list

Wall Street Journal Best Managed Companies

The Wall Street Journal

Best Managed Companies

Our Culture Join The Team

关注Cadence官方微信

We Chat QR Code

产品 产品

  • 定制 IC /模拟/ RF 设计
  • 数字设计与Signoff
  • IC 封装设计与分析
  • Silicon Solutions
  • PCB 设计与分析
  • 系统分析
  • 系统设计与验证
  • 所有产品

公司 公司

  • 关于我们
  • 管理团队
  • 投资者关系
  • 产业联盟
  • Technology Partners
  • 就业机会
  • Cadence 学术网
  • Supplier
  • Channel Partners

媒体中心 媒体中心

  • Events
  • 新闻中心
  • Cadence 设计
  • 博客
  • 论坛
  • Glossary
  • Resources

联系我们 联系我们

  • 客户支持
  • 媒体中心
  • 全球办公室查找
  • Information Security

Sign up to receive the latest Cadence news

Thank you for subscribing. You will get an email to confirm your subscription.

关注Cadence官方微信

We Chat QR Code

关注Cadence官方微信

We Chat QR Code
China (CN)
  • China
    CN
  • English
    US
  • 日本語
    Japan
  • 한국어
    Korea

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • 沪ICP备18027754号-1
  • Terms of Use
  • Privacy
  • US Trademarks

© 2025 Cadence Design Systems, Inc. All Rights Reserved.