Home
  • 产品
  • 解决方案
  • 支持与培训
  • 公司
  • ZH CN
    • SELECT YOUR COUNTRY OR REGION

    • US - English
    • Japan - 日本語
    • Korea - 한국어
    • Taiwan - 繁體中文

尖端设计工具

  • 数字设计与签核
  • 定制 IC/模拟/ RF 设计
  • 系统设计与验证
  • IP
  • IC 封装设计与分析

创新系统设计

  • 系统分析
  • 嵌入式原型验证
  • PCB 设计与分析

万物智能

  • AI / 机器学习
  • AI IP 产品

CADENCE云服务

数字设计与签核

Cadence® 数字与签核解决方案, 提供快速的设计收敛和更出色的可预测性,助您实现功耗、性能和面积(PPA)目标。

  • 逻辑等效性检查
  • Innovus实现和布图规划
  • 形式验证与功能 ECO
  • 低功耗验证
  • RTL 综合
  • 功耗分析
  • 约束和CDC签核
  • 硅签核
  • 库表征
  • 可测性设计
  • 数字流程
  • Achieve best PPA with the next-generation Digital Full Flow solution Learn More
  • Address digital implementation challenges with machine learning Watch Now

定制 IC/模拟/ RF 设计

Cadence® 定制、模拟和射频设计解决方案可以实现模块级和混合信号仿真、布线和特征参数提取等诸多日常任务的自动化,助您节省大量时间。

  • 电路设计
  • 电路仿真
  • 版图设计
  • 版图验证
  • 特征库提取
  • 射频/微波解决方案
  • 定制、模拟、射频集成电路设计流程
  • Solve analog simulation challenges in complex designs Watch Now
  • See how the Virtuoso Design Platform addresses advanced custom IC and system design challenges Watch Now

系统设计与验证

Cadence® Verification Suite中的系统设计和验证解决方案提供仿真、加速、模拟和验证管理功能。

  • 调试纠错分析
  • 硬件仿真加速器
  • 形式化验证与静态验证
  • FPGA 原型验证
  • 验证规划与管理
  • 仿真
  • 软件驱动验证
  • 验证IP(VIP)
  • System-Level Verification IP
  • 系统设计和验证流程
  • Prototype your embedded software development Watch Now
  • Learn how early firmware development enabled first silicon success at Toshiba Memory Watch Now

IP

开放的 IP 平台助您定制应用驱动的系统级芯片(SoC)设计。

  • Interface IP
  • Denali Memory IP
  • Tensilica 处理器 IP
  • Analog IP
  • System / Peripherals IP
  • 验证 IP
  • Solve the challenges of long-reach signaling with Cadence 112G SerDes IP Watch Now
  • Meeting the needs of 5G communication with Tensilica® ConnX B20 DSP IP Download Now

IC 封装设计与分析

提升先进封装、系统规划和多织构互操作性的效率和准确性,Cadence 封装实现工具可实现自动化和精准度。

  • 跨平台协同设计与分析
  • IC 封装设计
  • SI/PI 分析
  • SI/PI 分析点工具
  • IC封装设计流程
  • Cadence Design Solutions certified for TSMC SoIC advanced 3D chip stacking technology Learn More
  • Four reasons to avoid multi-layer flip-chip pin padstacks Learn More

系统分析

Cadence®系统分析解决方案提供高精度的电磁提取和仿真分析,确保您的系统在广泛的运行条件下正常工作。

  • See how to improve electrical-thermal co-simulation with the Celsius™ Thermal Solver Watch Now
  • Get true 3D system analysis with faster speeds, more capacity, and integration Watch Now
  • 电磁求解器
  • 射频/微波设计
  • 热求解器
  • System Analysis Resources Hub

嵌入式原型验证

PCB 设计与分析

Cadence® PCB 设计解决方案更好地结合了组件设计和约束驱动流程的系统级仿真,实现更短、更加可预测的设计周期。

  • 原理图设计
  • PCB 版图设计
  • 库与设计数据管理
  • 模拟/混合信号仿真
  • SI/PI 分析
  • SI/PI 分析点工具
  • Allegro最新技术
  • Sigrity最新技术
  • 射频/微波设计
  • PCB 设计与分析流程
  • Advanced PCB Design & Analysis Blog
  • Watch how to easily tackle complex and cutting edge designs. Learn More
  • Learn why signal integrity analysis needs to be power-aware Watch Now
  • Augmented Reality Lab Tools

AI / 机器学习

AI IP 产品

产业方案

  • 5G系统与子系统
  • 航天与国防
  • 汽车电子解决方案
  • AI / 机器学习

技术方案

  • 3D-IC设计
  • 数字先进节点
  • Arm-Based解决方案
  • Cloud 解决方案
  • 低功耗设计
  • 混合信号设计
  • 光电设计
  • 射频/微波
See how our customers create innovative products with Cadence Explore Now

技术支持

  • 技术支持流程
  • 线上技术支持
  • 软件下载
  • 计算平台支持
  • 售后支持联络
  • 技术论坛

培训

  • 定制IC/模拟/设计
  • 设计语言及方法学
  • 数字设计与签核
  • IC封装
  • PCB设计
  • 系统设计与验证
Stay up to date with the latest software Download Now
24/7 - Cadence Online Support Visit Now

公司介绍

  • 关于我们
  • 成功合作
  • 投资者关系
  • 管理团队
  • Computational Software
  • Alliances
  • 公司社会责任
  • Cadence大学计划

媒体中心

  • 会议活动
  • 新闻中心
  • 博客

企业文化与职业

  • Cadence文化与多样性
  • 招贤纳士
Learn how Intelligent System Design™ powers future technologies Learn More
Browse Cadence’s latest on-demand sessions and upcoming events. Explore More
View all Products
  • 产品
    • 尖端设计工具
      • 数字设计与签核
        • 逻辑等效性检查
        • Innovus实现和布图规划
        • 形式验证与功能 ECO
        • 低功耗验证
        • RTL 综合
        • 功耗分析
        • 约束和CDC签核
        • 硅签核
        • 库表征
        • 可测性设计
        • 数字流程
      • 定制 IC/模拟/ RF 设计
        • 电路设计
        • 电路仿真
        • 版图设计
        • 版图验证
        • 特征库提取
        • 射频/微波解决方案
        • 定制、模拟、射频集成电路设计流程
      • 系统设计与验证
        • 调试纠错分析
        • 硬件仿真加速器
        • 形式化验证与静态验证
        • FPGA 原型验证
        • 验证规划与管理
        • 仿真
        • 软件驱动验证
        • 验证IP(VIP)
        • System-Level Verification IP
        • 系统设计和验证流程
      • IP
        • Interface IP
        • Denali Memory IP
        • Tensilica 处理器 IP
        • Analog IP
        • System / Peripherals IP
        • 验证 IP
      • IC 封装设计与分析
        • 跨平台协同设计与分析
        • IC 封装设计
        • SI/PI 分析
        • SI/PI 分析点工具
        • IC封装设计流程
    • 创新系统设计
      • 系统分析
        • 电磁求解器
        • 射频/微波设计
        • 热求解器
        • System Analysis Resources Hub
      • 嵌入式原型验证
      • PCB 设计与分析
        • 原理图设计
        • PCB 版图设计
        • 库与设计数据管理
        • 模拟/混合信号仿真
        • SI/PI 分析
        • SI/PI 分析点工具
        • Allegro最新技术
        • Sigrity最新技术
        • 射频/微波设计
        • PCB 设计与分析流程
        • Advanced PCB Design & Analysis Blog
        • Augmented Reality Lab Tools
    • 万物智能
      • AI / 机器学习
      • AI IP 产品
    • CADENCE云服务
  • 解决方案
      • 产业方案
        • 5G系统与子系统
        • 航天与国防
        • 汽车电子解决方案
        • AI / 机器学习
      • 技术方案
        • 3D-IC设计
        • 数字先进节点
        • Arm-Based解决方案
        • Cloud 解决方案
        • 低功耗设计
        • 混合信号设计
        • 光电设计
        • 射频/微波
      • 产业方案
        • 5G系统与子系统
        • 航天与国防
        • 汽车电子解决方案
        • AI / 机器学习
      • 技术方案
        • 3D-IC设计
        • 数字先进节点
        • Arm-Based解决方案
        • Cloud 解决方案
        • 低功耗设计
        • 混合信号设计
        • 光电设计
        • 射频/微波
      • 产业方案
        • 5G系统与子系统
        • 航天与国防
        • 汽车电子解决方案
        • AI / 机器学习
      • 技术方案
        • 3D-IC设计
        • 数字先进节点
        • Arm-Based解决方案
        • Cloud 解决方案
        • 低功耗设计
        • 混合信号设计
        • 光电设计
        • 射频/微波
      • 产业方案
        • 5G系统与子系统
        • 航天与国防
        • 汽车电子解决方案
        • AI / 机器学习
      • 技术方案
        • 3D-IC设计
        • 数字先进节点
        • Arm-Based解决方案
        • Cloud 解决方案
        • 低功耗设计
        • 混合信号设计
        • 光电设计
        • 射频/微波
  • 支持与培训
      • 技术支持
        • 技术支持流程
        • 线上技术支持
        • 软件下载
        • 计算平台支持
        • 售后支持联络
        • 技术论坛
      • 培训
        • 定制IC/模拟/设计
        • 设计语言及方法学
        • 数字设计与签核
        • IC封装
        • PCB设计
        • 系统设计与验证
      • 技术支持
        • 技术支持流程
        • 线上技术支持
        • 软件下载
        • 计算平台支持
        • 售后支持联络
        • 技术论坛
      • 培训
        • 定制IC/模拟/设计
        • 设计语言及方法学
        • 数字设计与签核
        • IC封装
        • PCB设计
        • 系统设计与验证
      • 技术支持
        • 技术支持流程
        • 线上技术支持
        • 软件下载
        • 计算平台支持
        • 售后支持联络
        • 技术论坛
      • 培训
        • 定制IC/模拟/设计
        • 设计语言及方法学
        • 数字设计与签核
        • IC封装
        • PCB设计
        • 系统设计与验证
      • 技术支持
        • 技术支持流程
        • 线上技术支持
        • 软件下载
        • 计算平台支持
        • 售后支持联络
        • 技术论坛
      • 培训
        • 定制IC/模拟/设计
        • 设计语言及方法学
        • 数字设计与签核
        • IC封装
        • PCB设计
        • 系统设计与验证
  • 公司
      • 公司介绍
        • 关于我们
        • 成功合作
        • 投资者关系
        • 管理团队
        • Computational Software
        • Alliances
        • 公司社会责任
        • Cadence大学计划
      • 媒体中心
        • 会议活动
        • 新闻中心
        • 博客
      • 企业文化与职业
        • Cadence文化与多样性
        • 招贤纳士
      • 公司介绍
        • 关于我们
        • 成功合作
        • 投资者关系
        • 管理团队
        • Computational Software
        • Alliances
        • 公司社会责任
        • Cadence大学计划
      • 媒体中心
        • 会议活动
        • 新闻中心
        • 博客
      • 企业文化与职业
        • Cadence文化与多样性
        • 招贤纳士
      • 公司介绍
        • 关于我们
        • 成功合作
        • 投资者关系
        • 管理团队
        • Computational Software
        • Alliances
        • 公司社会责任
        • Cadence大学计划
      • 媒体中心
        • 会议活动
        • 新闻中心
        • 博客
      • 企业文化与职业
        • Cadence文化与多样性
        • 招贤纳士
      • 公司介绍
        • 关于我们
        • 成功合作
        • 投资者关系
        • 管理团队
        • Computational Software
        • Alliances
        • 公司社会责任
        • Cadence大学计划
      • 媒体中心
        • 会议活动
        • 新闻中心
        • 博客
      • 企业文化与职业
        • Cadence文化与多样性
        • 招贤纳士

  • Home
  •   :  
  • 关于我们
  •   :  
  • 新闻中心
  •   :  
  • Press Releases
  •   :  
  • 2018
  •   :  
  • 22 May 2018

Cadence Design Systems and NI Announce Collaboration to Simplify Next-Generation Semiconductor and RF Development

AUSTIN, Texas, and SAN JOSE, Calif., 22 May 2018

Highlights:

  • Cadence and NI collaborate to improve the overall semiconductor development and test process, reducing design cycle time and improving quality of results for next-generation wireless, automotive and mobile products
  • Cadence launches comprehensive, new Virtuoso RF Solution, enabling engineers to design, implement and analyze RF modules and RFICs from within the Virtuoso custom IC design platform
  • Unique EM simulation integration to support NI AWR AXIEM 3D planar EM software and Cadence Sigrity PowerSI 3D EM Extraction Option
  • Cadence and NI jointly working to deliver common transistor models to ensure consistent simulation behavior between NI AWR Microwave Office circuit design software and the Cadence Spectre simulation platform

Cadence Design Systems, Inc. (NASDAQ: CDNS) and NI (NASDAQ: NATI) today announced a broad-ranging collaboration to improve the overall semiconductor development and test process of next-generation wireless, automotive and mobile integrated circuits (ICs) and modules. To meet customers’ needs for a streamlined and comprehensive solution, Cadence and NI have pursued projects that integrate key design tool technologies into a common user environment to improve the design, analysis and testing of analog, RF and digital ICs and system-in-package (SiP) modules spanning from pre-silicon design to volume production test. To further enhance RF development, Cadence has also launched the new Virtuoso® RF Solution, which enables RF engineers to design, implement and analyze entire RF modules and RFICs from within the Virtuoso custom IC design platform.

The New Cadence Virtuoso RF Solution and AXIEM 3D Planar EM Software Integration

Traditionally, each major stage in the IC development process has operated in isolation supported by a unique and dedicated set of design tools, models, languages and data formats, which can cause design failures due to the manual translation of data between numerous disjointed tools. To address this issue and streamline the RFIC and RF module design flow, Cadence delivered the following capabilities within the new Virtuoso RF solution:

  • RFIC and RF Module co-design: Provides a robust design environment enabling simultaneous editing of multiple ICs on a complex RF module while streamlining design to manufacturing tasks
  • Single “golden” schematic: Offers schematic-driven layout implementation, EM analysis and simulation and physical verification checks of RFIC and RF module design through a single schematic source, reducing design failures
  • Smart electromagnetic (EM) simulation interface: Includes an integration between the Cadence® Sigrity™ PowerSI® 3D EM Extraction Option and the Virtuoso RF Solution, which automates hours of manual work required to run critical passive component and interconnect EM simulations so users can run multiple in-design experiments

As part of the collaboration between the two companies, the Cadence interface has been extended to include an integration with the AXIEM 3D planar EM simulator, within the Cadence Virtuoso RF Solution design environment. The AXIEM software’s fast solver technology readily addresses passive structures, transmission lines, large planar antenna and patch array problems with more than 100,000 unknowns, providing the accuracy, capacity and speed engineers need to help them ensure design integrity upon the first attempt. It also incorporates NI’s proprietary full-wave planar Method of Moments (MoM) technology that enables discrete- and fast-frequency sweeps.

The integrated Cadence and NI EM solutions equip engineers with a variety of EM analysis methods for designing RFICs and RF modules.

Common Semiconductor Models

Compatible models are critical to ensuring correlated results across different simulation tools. Cadence and NI are jointly working to deliver common transistor models, ensuring consistent simulation behavior of gallium arsenide (GaAs), gallium nitride (GaN) and silicon transistor models between Microwave Office circuit design software and the Cadence Spectre® simulation platform.

“With customers beginning to design the next generation of RF products for 5G, autonomous vehicles and other vertical markets, we saw a need to deliver a comprehensive RF solution that creates more efficiencies and drives innovation,” said Tom Beckley, senior vice president and general manager in the Custom IC & PCB Group at Cadence. “Based on the trusted Virtuoso custom IC design platform, the new Cadence Virtuoso RF Solution streamlines design and analysis for RFIC and RF modules. The collaboration between Cadence and NI and the integration of our tools can enable customers to seamlessly analyze and simulate their chip and package, reducing design cycle time and improving quality of results.”

“Our customers are continuously seeking new approaches to accelerate their product development cycles,” said Kevin Ilcisin, vice president of strategy and corporate development at NI. “The collaboration with Cadence allows us to embed our AXIEM 3D Planar EM software directly into the Virtuoso RF Solution, enabling customers to easily design analog, mixed-signal, RFIC and RF modules.”

The new Virtuoso RF Solution with the integrated AXIEM 3D planar EM solver technology will be sold and supported exclusively by Cadence to leverage years of development and customer deployment expertise. For more information, please visit www.cadence.com/go/virtuosorfni.

About NI

NI (ni.com) empowers engineers and scientists with a software-defined platform that incorporates modular hardware and an expansive ecosystem. This proven approach puts users firmly in control of defining what they need to accelerate their system design within test, measurement and control. NI’s solution helps build high-performance systems that exceed requirements, quickly adapt to change and ultimately improve the world.

About Cadence

Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence® software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company’s System Design Enablement strategy helps customers develop differentiated products—from chips to boards to systems—in mobile, consumer, cloud datacenter, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at www.cadence.com.

For more information, please contact:

Beth Williams, NI
Beth.williams@ni.com
512-683-6394

Cadence Newsroom
408-944-7039
newsroom@cadence.com

© 2018 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc.

AWR Design Environment, AXIEM, Microwave Office, National Instruments, NI and ni.com are trademarks of National Instruments.

All other trademarks are the property of their respective owners.

Media Contacts

For more information, please contact:

Cadence Newsroom

408.944.7039

newsroom@cadence.com

A Great Place to Do Great Work!

Sixth year on the FORTUNE 100 list

Our Culture Join The Team
  • 产品
  • 定制 IC /模拟/ RF 设计
  • 数字设计与Signoff
  • IC 封装设计与分析
  • IP
  • PCB 设计与分析
  • 系统分析
  • 系统设计与验证
  • 所有产品
  • 公司
  • 关于我们
  • 管理团队
  • 投资者关系
  • 产业联盟
  • 就业机会
  • Cadence 学术网
  • Supplier
  • 媒体中心
  • Events
  • 新闻中心
  • Cadence 设计
  • 博客
  • 论坛
  • 联系我们
  • 普通咨询
  • 客户支持
  • 媒体中心
  • 全球办公室查找

Stay Connected

Please confirm to enroll for subscription!

Stay Connected

Thank you for subscribing. You will get an email to confirm your subscription.

© 2021 Cadence Design Systems, Inc. All Rights Reserved.

沪ICP备18027754号-2 Terms of Use Privacy US Trademarks
Connect with us