• Skip to main content
  • Skip to search
  • Skip to footer
Cadence Home
  • Products
  • Solutions
  • Support
  • Company

Free Trials

Cadence.AI

  • Millennium Platform

    AI-driven digital twin supercomputer

  • Cadence Cerebrus AI Studio

    Multi-block, multi-user SoC design platform

  • Optimality Intelligent System Explorer

    AI-driven Multiphysics analysis

  • Verisium Verification Platform

    AI-driven verification platform

  • Allegro X AI

    AI-driven PCB Design

  • Tensilica AI Platform

    On-device AI IP

IC Design & Verification

  • Virtuoso Studio

    Analog and custom IC design

  • Spectre Simulation

    Analog and mixed-signal SoC verification

  • Innovus+ Platform

    Synthesis and implementation for advanced nodes

  • Xcelium Logic Simulation

    IP and SoC design verification

  • Silicon Solutions

    Protocol IP and Compute IP, including Tensilica IP

  • Palladium and Protium

    Emulation and prototyping platforms

System Design & Analysis

  • Allegro X Design Platform

    System and PCB design platform

  • Allegro X Adv Package Designer Platform

    IC packaging design and analysis platform

  • Sigrity X Platform

    Signal and power integrity analysis platform

  • AWR Design Environment Platform

    RF and microwave development platform

  • Cadence Reality Digital Twin Platform

    Data center design and management platform

  • Fidelity CFD Platform

    Computational fluid dynamics platform

  • All Analog IC Design Products

  • All Verification Products

  • All Digital Design and Signoff Products

  • All 3D-IC Design Products

  • All PCB Design Products

  • All 3D Electromagnetic Analysis Products

  • All Thermal Analysis Products

  • All Molecular Simulation Products

  • All Cadence Cloud Services and Solutions

  • All Products (A-Z)

Industries

  • 5G Systems and Subsystems
  • Aerospace and Defense
  • Automotive
  • Data Center Solutions
  • Hyperscale Computing
  • Life Sciences

Services

  • Services Overview

Technologies

  • Artificial Intelligence
  • 3D-IC Design
  • Advanced Node
  • Arm-Based Solutions
  • Cloud Solutions
  • Computational Fluid Dynamics
  • Functional Safety
  • Low Power
  • Mixed-signal
  • Molecular Simulation
  • Multiphysics System Analysis
  • Photonics
  • RF / Microwave
Designed with Cadence See how our customers create innovative products with Cadence
Explore Cadence Cloud Now Explore Cadence Cloud Now

Support

  • Support Process
  • Online Support
  • Software Downloads
  • Computing Platform Support
  • Customer Support Contacts
  • Community Forums
  • OnCloud Help Center
  • Doc Assistant

Training

  • Computational Fluid Dynamics Courses
  • Custom IC / Analog / Microwave & RF Design Courses
  • Digital Design and Signoff Courses
  • IC Package Courses
  • Languages and Methodologies Courses
  • Mixed-Signal Design Modeling, Simulation, and Verification
  • Onboarding Curricula
  • PCB Design Courses
  • Reality DC
  • System Design and Verification Courses
  • Tech Domain Certification Programs
  • Tensilica Processor IP Courses
Stay up to date with the latest software
Cadence award-winning online support available 24/7
Connect with expert users in our Community Forums

Corporate

  • About Us
  • Designed with Cadence
  • Investor Relations
  • Leadership Team
  • Computational Software
  • Alliances
  • Channel Partners
  • Technology Partners
  • Corporate Social Responsibility
  • Cadence Academic Network
  • Intelligent System Design

Culture and Careers

  • Careers
  • Culture
  • One Team

Media Center

  • Cadence Events
  • Events
  • Newsroom
  • Blogs
Cadence Giving Foundation
Premier Cadence Events

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

This search text may be transcribed, used, stored, or accessed by our third-party service providers per our Cookie Policy and Privacy Policy.

  • Products

    • Products

      Cadence.AI

      • Millennium Platform

        AI-driven digital twin supercomputer

      • Cadence Cerebrus AI Studio

        Multi-block, multi-user SoC design platform

      • Optimality Intelligent System Explorer

        AI-driven Multiphysics analysis

      • Verisium Verification Platform

        AI-driven verification platform

      • Allegro X AI

        AI-driven PCB Design

      • Tensilica AI Platform

        On-device AI IP

    • Products

      IC Design & Verification

      • Virtuoso Studio

        Analog and custom IC design

      • Spectre Simulation

        Analog and mixed-signal SoC verification

      • Innovus+ Platform

        Synthesis and implementation for advanced nodes

      • Xcelium Logic Simulation

        IP and SoC design verification

      • Silicon Solutions

        Protocol IP and Compute IP, including Tensilica IP

      • Palladium and Protium

        Emulation and prototyping platforms

    • Products

      System Design & Analysis

      • Allegro X Design Platform

        System and PCB design platform

      • Allegro X Adv Package Designer Platform

        IC packaging design and analysis platform

      • Sigrity X Platform

        Signal and power integrity analysis platform

      • AWR Design Environment Platform

        RF and microwave development platform

      • Cadence Reality Digital Twin Platform

        Data center design and management platform

      • Fidelity CFD Platform

        Computational fluid dynamics platform

    • All Analog IC Design Products
    • All Verification Products
    • All Digital Design and Signoff Products
    • All 3D-IC Design Products
    • All PCB Design Products
    • All 3D Electromagnetic Analysis Products
    • All Thermal Analysis Products
    • All Molecular Simulation Products
    • All Cadence Cloud Services and Solutions
    • All Products (A-Z)
  • Solutions

    Industries

    • 5G Systems and Subsystems

    • Aerospace and Defense

    • Automotive

    • Data Center Solutions

    • Hyperscale Computing

    • Life Sciences

    Services

    • Services Overview

    Technologies

    • Artificial Intelligence

    • 3D-IC Design

    • Advanced Node

    • Arm-Based Solutions

    • Cloud Solutions

    • Computational Fluid Dynamics

    • Functional Safety

    • Low Power

    • Mixed-signal

    • Molecular Simulation

    • Multiphysics System Analysis

    • Photonics

    • RF / Microwave

    Designed with Cadence See how our customers create innovative products with Cadence
    Explore Cadence Cloud Now Explore Cadence Cloud Now
  • Support

    Support

    • Support Process

    • Online Support

    • Software Downloads

    • Computing Platform Support

    • Customer Support Contacts

    • Community Forums

    • OnCloud Help Center

    • Doc Assistant

    Training

    • Computational Fluid Dynamics

    • Custom IC / Analog / RF Design

    • Digital Design and Signoff

    • IC Package

    • Languages and Methodologies

    • Mixed-Signal Design Modeling, Simulation, and Verification

    • Onboarding Curricula

    • PCB Design

    • Reality DC

    • System Design and Verification

    • Tech Domain Certification Programs

    • Tensilica Processor IP

    Stay up to date with the latest software
    Cadence award-winning online support available 24/7
    Connect with expert users in our Community Forums
  • Company

    Corporate

    • About Us

    • Designed with Cadence

    • Investor Relations

    • Leadership Team

    • Computational Software

    • Alliances

    • Channel Partners

    • Technology Partners

    • Corporate Social Responsibility

    • Cadence Academic Network

    • Intelligent System Design

    Culture and Careers

    • Careers

    • Culture

    • One Team

    Media Center

    • Cadence Events

    • Events

    • Newsroom

    • Blogs

    Cadence Giving Foundation
    Premier Cadence Events

Free Trials

  • Home
  •   :  
  • About Us
  •   :  
  • Newsroom
  •   :  
  • News Releases
  •   :  
  • 26 Feb 2020

Cadence Announces Industry’s First Verification IP for PHY Covering Multiple Protocols

The new PHY VIP enables comprehensive and fast verification of the physical layer for complex protocols such as PCIe 5.0, USB3/4, DDR5, LPDDR5, HBM and MIPI CSI-2 and DSI 2.0

SAN JOSE, Calif., 26 Feb 2020

Cadence Design Systems, Inc. (NASDAQ: CDNS) today announced the availability of the industry’s first Verification IP (VIP) for physical layer (PHY) verification. The Cadence® VIP for PHY covers multiple protocols and allows customers to thoroughly test and optimize their PHY designs, accelerating the development of data center, artificial intelligence (AI), machine learning (ML) and mobile application designs.

The Verification IP for PHY is part of the Cadence Verification Suite™ and supports the company’s Intelligent System Design™ strategy, enabling SoC design excellence through best-in-class IP.

The new Cadence VIP for PHY offers customers a comprehensive verification solution for the most complicated and challenging physical-layer interfaces and protocols, including PIPE 5.2 for PCI Express® (PCIe®) 5.0, USB3 and USB4, DFI for LPDDR4, DDR5 and HBM2E, and MIPI® D-PHYSM/C-PHYSM for CSI-2SM 2.0 and DSISM 2.0. With the PHY VIP, customers can shorten time to market through advanced built-in capabilities for PHY verification such as:

  • PHY-level timing checks
  • Ability to drive protocol-aware and protocol-agnostic traffic for exhaustive testing
  • A built-in scoreboard for analyzing receive path, transmit path and loopback
  • Control over jitter, spread spectrum clock and bit error rate

Additionally, the solution includes Cadence TripleCheck™ technology, which provides users with a PHY-related verification plan that is linked to the specification as well as comprehensive coverage models and a test suite to ensure compliance with the interface specification.  

“Our PHY team has successfully utilized Cadence VIP for verification of various protocols such as USB3 and PCIe 4.0, enabling us to quickly deliver unique and innovative designs for a broad range of applications,” said Realtek’s Vice President and Spokesman, Yee-Wei Huang. “With the complexity inherent in verifying PHY designs, Cadence VIP for PHY addresses a critical and challenging verification task and provides the speed and accuracy we need to help our customer’s time to market.”

“PHY verification requires unique methods to ensure that all timing, power and throughput requirements are met in various conditions,” said Moshik Rubin, Verification IP product management group director, System and Verification Group at Cadence. “With the industry’s first dedicated VIP for PHY, we’re enabling our customers to verify their PHY designs effectively, ensuring the designs comply with the standard specification and meet application-specific performance metrics to provider the fastest path to IP verification closure.”

About Cadence

Cadence enables electronic systems and semiconductor companies to create the innovative end products that are transforming the way people live, work and play. Cadence software, hardware and semiconductor IP are used by customers to deliver products to market faster. The company’s Intelligent System Design strategy helps customers develop differentiated products—from chips to boards to intelligent systems—in mobile, consumer, cloud, data center, automotive, aerospace, IoT, industrial and other market segments. Cadence is listed as one of Fortune Magazine's 100 Best Companies to Work For. Learn more at cadence.com.

For more information, please contact:

Cadence Newsroom
408-944-7039
newsroom@cadence.com

© 2020 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo and the other Cadence marks found at www.cadence.com/go/trademarks are trademarks or registered trademarks of Cadence Design Systems, Inc. PCI Express and PCIe are registered trademarks or trademarks of PCI-SIG. MIPI, C-PHY, CSI-2, D-PHY, and DSI are registered trademarks or service marks owned by MIPI Alliance. All other trademarks are the property of their respective owners.

Media Contacts

For more information, please contact:

Cadence Newsroom

408.944.7039

newsroom@cadence.com

Fortune: 100 Best Companies to Work for 2025

A Great Place to Do Great Work!

Tenth year on the FORTUNE 100 list

Wall Street Journal Best Managed Companies

The Wall Street Journal

Best Managed Companies

Our Culture Join The Team

Products Products

  • Custom IC and RF
  • Digital Design and Signoff
  • IC Package
  • Silicon Solutions
  • PCB Design
  • System Analysis
  • Verification
  • All Products

Company Company

  • About Us
  • Leadership Team
  • Investor Relations
  • Alliances
  • Channel Partners
  • Technology Partners
  • Careers
  • Cadence Academic Network
  • Supplier

Media Center Media Center

  • Events
  • Newsroom
  • Designed with Cadence
  • Blogs
  • Forums
  • Glossary
  • Resources

Contact Us Contact Us

  • Customer Support
  • Media Relations
  • Global Office Locator
  • Information Security

Sign up to receive the latest Cadence news

Thank you for subscribing. You will get an email to confirm your subscription.

English (US)
  • English
    United States
  • 简体中文
    China
  • 日本語
    Japan
  • 한국어
    Korea
  • 繁體中文
    Taiwan

© 2025 Cadence Design Systems, Inc. All Rights Reserved.

  • US Trademarks
  • Terms of Use
  • Privacy
  • Cookie Policy
  • Accessibility
  • Do Not Sell or Share My Personal Information

© 2025 Cadence Design Systems, Inc. All Rights Reserved.