SpeedBridge Adapter for USB 3.0/2.0/1.1 Devices
System emulation under real-world operating conditions

The Cadence® SpeedBridge® Adapter for USB 3.0/2.0/1.1 Devices is a pre-validated system-level emulation solution that allows a USB device emulated in a Cadence Palladium® series system to interface with a standard PC. The SpeedBridge adapter is also compatible with the Cadence Protium™ S1 FPGA-Based Prototyping Platform through a Protium S1 interface card. It enables rapid deployment of high-performance system-level emulation and makes it possible to co-verify hardware and software with applications running on an OS using the standard USB 3.0/2.0/1.1 software stack, dramatically improving verification productivity. It provides the highest performance USB solution for emulation, leveraging an independent data channel to the emulator per USB port. The SpeedBridge Adapter for USB 3.0/2.0/1.1 Devices is available in the pre-packaged Cadence Emulation Development Kit (EDK).

Pre-Validated, Off-the-Shelf Hardware Verification Solution

USB has become the world standard in connecting peripherals and mobile devices to PCs. An off-the-shelf emulation solution for USB designs, the SpeedBridge adapter offers fast bring-up times, a fast path to a sophisticated verification platform, and an easy connection to modern desktop and server-class PC systems running a variety of standard operating systems (OSs).

The SpeedBridge adapter uses an industry-standard Extensible Host Controller Interface core (xHCI) found in modern desktop PC and server systems. The xHCI runs at emulation frequencies and communicates with the desktop PC across a standard PCIe bus. The SpeedBridge adapter enumerates as a standard USB 3.0/2.0/1.1 xHCI host controller to the operating system and, therefore, does not require custom drivers. The USB 3.0/2.0/1.1 device under verification can be connected to the xHCI controller in the SpeedBridge adapter, and will be enumerated by the system OS through the SpeedBridge adapter. USB device drivers can be installed on the system and the system OS will then have full access to the USB device using standard software APIs and across the standard USB PIPE, ULPI, or UTMI interfaces.
Using a standard digital interface that would normally connect to a USB PHY transceiver, you can connect the SpeedBridge adapter to the device under test compiled for the Palladium series system verification computing platform. The SpeedBridge adapter provides the necessary virtualization of the USB transceivers so that a USB device design mapped into a Palladium or Protium S1 platform will connect and configure in a normal manner as if a real transceiver were being used. It connects directly to either system through standard emulation cables. The SpeedBridge adapter transparently buffers the speed difference between the design mapped into the Palladium or Protium platform and the PC system, which means that both the design and the PC system are unaware of the speed differences and can use standard USB protocols to communicate.

With the extremely high speed of emulation and hardware prototyping available through the Palladium and Protium series platforms, the USB design can be co-verified in an environment that includes the USB device hardware design, the embedded device firmware, the low-level device driver, and the device application software running on top of the standard OS USB host software stack. See Figure 1 for a depiction.

The USB system environment includes a complex interaction of different layers of software and hardware, and the SpeedBridge adapter allows you to debug and verify at many different nodes in the environment. For example, the inclusion of the entire USB software stack in the environment means that software engineers can install kernel-level OS software debuggers, along with third-party software packet analysis software to debug issues in the device drivers. The application software engineers can be running standard software debuggers to debug their application software. Firmware engineers can run low-level GDB debuggers on the firmware running in the mapped design in the Palladium and Protium series systems.

In addition to the extensive software debugging that is enabled by the SpeedBridge adapter, Cadence also provides tools to capture hardware-level PIPE streams of data that can be loaded into industry-standard third-party protocol analyzer software. This allows detailed protocol analysis of huge streams of packets flowing upstream and downstream between the Palladium series platforms and the PC system. Once issues have been identified in the large, complex streams of data, it is then straightforward to use the extensive, full-vision design debug capabilities of the Palladium series system. Or to move to higher levels of performance and throughput with the Protium series system.

Benefits

High-performance verification

- Offers highest verification performance over all other methods without abstracting out critical portions of a real system
- Offers high-end verification performance that does not scale down the verification performance when used with multiple ports or multiple interconnect technologies
- Provides the fastest overall system-level verification performance when running a complete top-to-bottom real system environment

Rapid verification deployment

- Provides a pre-validated emulation interface fully compatible with the Palladium and Protium series platforms
- Enables rapid creation of system-level environments using the same hardware and software that the real silicon will use
- Rack-mountable USB 3.0 EDK system can be deployed in data centers as a virtual resource connected to the verification platform
- Provides a dynamically relocatable resource that is accessible by remote users when used with the Palladium platform
- Lets you verify your design quickly and efficiently
- Provides a single card solution in a qualified server-class EDK system

Verification IP reuse

- Allows reuse between projects due to standards-compliant interfaces
-Eliminates re-implementation of custom per project verification environments
-Improves productivity by getting the design running quickly without weeks or months of specialized test environment creation: the PC system is the test environment
-Allows use of standard third-party protocol analysis software

Ensured quality

- Tested and verified by Cadence against independent verification IPs and other user designs
-xHCI core built on top of mature SpeedBridge technology has been deployed in many emulation environments over many years

Debug capabilities

- Supports key emulation debug features when used with Cadence EDK
- Support for logic analyzer debug capabilities

Reduced system risk

- Performs PIPE, ULPI, or UTMI interface testing at the physical level
- Runs full system enumeration connected to a real PC chipset running a real OS with a full USB software stack
- Does not abstract away low-level system connection issues that arise with real chipsets
- Does not abstract away the real enumeration sequence of different OSs
- Runs the entire system-level suite, just as the design silicon will have to do when it is deployed, providing a necessary part of modern system verification
- Allows interaction with multiple system-level interconnects such as PCI Express® (PCIe®) and Ethernet, all in the same verification environment and without impacting performance
Features

• Supports standard SuperSpeed 3.0 PIPE as described in “PHY Interface for PCI Express and USB 3.0 Architectures Version 3.0”
• Supports standard UTMI+ level-2 Interface to Peripherals (No OTG)
• Supports standard ULPI Interface to peripherals
• Supports PIPE 32-bit/16-bit interfaces
• Supports ULPI/UTMI 8-bit/16-bit unidirectional/bidirectional interfaces
• Supports HSIC Interface
• Connects to verification systems using QSS cables to HDDC or TPOD
• PIPE/UTMI/ULPI interfaces are presented to the compiled design to look like a standard USB 3.0/2.0/1.1 PHY
• Models a virtual back-to-back PHY connection to the host controller in the SpeedBridge Adapter
• Host controller uses a standard xHCI USB 3.0 register set, as viewed from the host system
• Supports Windows, Linux RHEL, Ubuntu and other OSs with standard USB xHCI driver support
• Supports CONTROL, BULK and INTERRUPT endpoint transactions
• Supports standard USB 3.0 transaction packets (TP), data packets (DP), and link management packets (LMP)
• Supports standard USB 3.0 LTSSM link training
• Supports USB 2.0 / 1.1 link and standard power modes including SUSPEND / RESUME signaling

Cadence Services and Support

• Cadence application engineers can answer your technical questions by telephone, email, or Internet—they can also provide technical assistance and custom training
• Cadence-certified instructors teach more than 70 courses and bring their real-world experience into the classroom
• More than 25 Internet Learning Series (iLS) online courses allow you the flexibility of training at your own computer via the Internet
• Cadence Online Support gives you 24x7 online access to a knowledgebase of the latest solutions, technical documentation, software downloads, and more
• For more information, please visit www.cadence.com/support for support and www.cadence.com/training for training