Early Software Development

Realizing today’s SoCs—with their increasing software content—on-time and on-budget requires starting the software development process as early as possible. FPGA-based prototyping has long been a key technology to achieve just that. However, growing complexities and shrinking time-to-market windows are making the bring-up of such a prototyping system increasingly painful and time consuming.

The Cadence Rapid Prototyping Platform addresses these challenges. It provides a comprehensive and productive solution consisting of a family of FPGA boards and a fully integrated implementation and debug software flow, reducing prototype bring-up from months to weeks.

Integrated Compile Engine

Taking an ASIC design (RTL) and mapping it into a set of FPGAs is the most challenging and time-consuming task when getting an FPGA-based prototype up and running. Unlike other solutions, the Rapid Prototyping Platform’s Integrated Compile Engine provides everything needed to take an
existing RTL design, compile it, partition it into multiple FPGAs, and generate the individual bit files to configure each FPGA. This process can be fully automated or guided by the user at various levels of interaction—with minimal or no modifications to the original ASIC RTL code.

To gain visibility into the design during runtime, the user can select to-be-observed signals before compilation and define the trigger conditions to start a data capture. During runtime, the selected signals are captured and stored for offline viewing and analysis.

**Multiple Hardware Configurations**

To cover a wide range of design sizes and different interface requirements, the Rapid Prototyping Platform offers multiple hardware configurations, ranging from 2–6 FPGAs per board. All FPGAs are Altera Stratix-4 8SE820-3 devices, providing up to 5M ASIC gates capacity (design dependent) and 33,294 Kbits of embedded memory per FPGA. The boards are mounted in a custom chassis with power supply, cooling, and all necessary interfaces and cabling included.

In addition to being equipped with a variety of on-board interfaces, Rapid Prototyping Platform systems are also fully compatible with the Cadence family of SpeedBridge interfaces, enabling a smooth transition from an emulation environment to a rapid prototyping environment.

**Benefits**

**Fastest Prototype Bring-Up**
- Reuse of the existing Palladium emulation environment
- Automatic multi-FPGA partitioning
- Automatic memory conversion and modeling

**Highest Model Accuracy**
- Support for complex, ASIC-style clocking
- Palladium-compatible clocking definitions
- Automatic generation of a post-partitioning Palladium database for fast model validation

**Superior Debug**
- Waveform capture and storage for offline debug and analysis
- Palladium compatibility for interactive debug and root cause analysis

**Unsurpassed Flexibility**
- Most common interfaces standard on-board
- Expansion connectors for custom and off-the-shelf daughter cards
- Compatible with SpeedBridge emulation adapters

**Features**

The Rapid Prototyping Platform is a complete, FPGA-based rapid prototyping system with all required hardware and software components:

**Design Input**
- Synthesizable RTL (Verilog®, VHDL, SystemVerilog)
- Synthesizable gate-level netlist
- Full support and compatibility with the Palladium language set (synthesizable constructs only)

**Scripting and Set-Up**
- Compatibility with Palladium script files
- Compatibility with Palladium clock definition files
- Automatic ASIC-to-FPGA memory conversion

**Probing and Debug**
- User-defined probes at RTL
- Complex trigger definition in Verilog syntax
- VCD waveform file generation during runtime
- On-board MICTOR connectors for direct logic analyzer connection

**Multi-FPGA Partitioning**
- Fully automatic with FPGA interconnect optimization and FPGA utilization balancing
- Optional user guidance through constraint file
- Automatic gated and generated clock conversion
- Automatic pin multi-plexing insertion
- Automatic board routing with trace delay optimization

**Post-Partitioning Palladium Model**
- Generated automatically
- Fast FPGA model validation
- Accurate representation of the multi-FPGA implementation including clock re-mapping, memory conversion, pin multi-plexing, probing and triggering logic, etc.

**FPGA Place-and-Route**
- Fully automatic set-up
- Support for parallel place-and-route
- Physical re-synthesis for implementation optimization
- Automatic timing closure, eliminating any set-up and hold time violations

**Requirements**

For Compile
- Linux workstation
- 64-bit Red Hat Enterprise or SUSE Enterprise
- 32GB of RAM

For Control and Configuration
- Linux workstation (32-bit or 64-bit; Red Hat or SUSE)
- Or
  - Windows PC (XP, Vista, Windows 7; 32-bit or 64-bit)
  - 2GB of RAM
  - 2 available USB 2.0 ports per Rapid Prototyping Platform system
• Multiple Rapid Prototyping Platform systems can be controlled from one workstation

**Cadence Services and Support**

• Cadence application engineers can answer your technical questions by telephone, email, or Internet—they can also provide technical assistance and custom training

• Cadence certified instructors teach more than 70 courses and bring their real-world experience into the classroom

**Rapid Prototyping Platform - Hardware Configurations**

<table>
<thead>
<tr>
<th></th>
<th>39RS401</th>
<th>39RS411</th>
<th>39RS412</th>
<th>39RS413</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Approx. total capacity (design-dependent)</strong></td>
<td>Up to 10M ASIC gates</td>
<td>Up to 10M ASIC gates</td>
<td>Up to 20M ASIC gates</td>
<td>Up to 30M ASIC gates</td>
</tr>
<tr>
<td><strong>FPGA-internal memory</strong></td>
<td>66,588 kbits</td>
<td>66,588 kbits</td>
<td>133,176 kbits</td>
<td>199,764 kbits</td>
</tr>
<tr>
<td><strong>On-board memory (optional)</strong></td>
<td>Up to 8GB (2 DDR2 SODIMM)</td>
<td>Up to 8GB (2 DDR2 SODIMM)</td>
<td>Up to 8GB (2 DDR2 SODIMM)</td>
<td>Up to 16GB (4 DDR2 SODIMM)</td>
</tr>
<tr>
<td><strong>On-board PCIe</strong></td>
<td>N/A</td>
<td>8-lane gen-1</td>
<td>8-lane gen-1</td>
<td>8-lane gen-1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4-lane gen-2</td>
<td>4-lane gen-2</td>
<td>4-lane gen-2</td>
</tr>
<tr>
<td><strong>On-board Ethernet</strong></td>
<td>N/A</td>
<td>1 RJ45 socket 10/100/1000 Ethernet</td>
<td>1 RJ45 socket 10/100/1000 Ethernet</td>
<td>2 RJ45 sockets 10/100/1000 Ethernet</td>
</tr>
<tr>
<td><strong>On-board serial interfaces</strong></td>
<td>JTAG, RS232</td>
<td>JTAG, RS232</td>
<td>JTAG, RS232</td>
<td>JTAG, RS232</td>
</tr>
<tr>
<td><strong>Clock generators</strong></td>
<td>3 programmable synthesizers (20kHz – 600MHz)</td>
<td>3 programmable synthesizers (20kHz – 600MHz)</td>
<td>3 programmable synthesizers (20kHz – 600MHz)</td>
<td>3 programmable synthesizers (20kHz – 600MHz)</td>
</tr>
<tr>
<td><strong>Low-skew, global clocks</strong></td>
<td>16</td>
<td>16</td>
<td>16</td>
<td>16</td>
</tr>
<tr>
<td><strong>Mictor connectors</strong></td>
<td>N/A</td>
<td>N/A</td>
<td>1</td>
<td>2</td>
</tr>
<tr>
<td><strong>Expansion connectors</strong></td>
<td>6</td>
<td>1</td>
<td>2</td>
<td>3</td>
</tr>
<tr>
<td><strong>User I/Os</strong></td>
<td>1,110</td>
<td>190</td>
<td>380</td>
<td>570</td>
</tr>
<tr>
<td><strong>Board configuration</strong></td>
<td>CF card, JTAG, USB</td>
<td>CF card, JTAG, USB, PCIe</td>
<td>CF card, JTAG, USB, PCIe</td>
<td>CF card, JTAG, USB, PCIe</td>
</tr>
<tr>
<td><strong>Dimensions</strong></td>
<td>17.45” x 6.9” x 20.2” / 443mm x 175mm x 513mm (width x height x depth); rack mountable, 4U height</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Cadence is transforming the global electronics industry through a vision called EDA360. With an application-driven approach to design, our software, hardware, IP, and services help customers realize silicon, SoCs, and complete systems efficiently and profitably. [www.cadence.com](http://www.cadence.com)

© 2011 Cadence Design Systems, Inc. All rights reserved. Cadence, the Cadence logo, Palladium, and Verilog are registered trademarks of Cadence Design Systems, Inc. ARM is a registered trademark of ARM, Ltd. SystemC is a registered trademark of the Open SystemC Initiative, Inc. in the US and other countries and is used with permission. 21994-04/11 MX/DM/PDF